# **TLE7182EM**

H-Bridge and Dual Half Bridge Driver IC

**Automotive Power** 





**Table of Contents** 

# **Table of Contents**

| 1                                                                                                                                                                        | Overview 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                                                                                                                                                        | Block Diagram 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <b>3</b><br>3.1<br>3.2                                                                                                                                                   | Pin Configuration 5 Pin Assignment 5 Pin Definitions and Functions 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4<br>4.1<br>4.2<br>4.3<br>4.4                                                                                                                                            | General Product Characteristics 7 Absolute Maximum Ratings 7 Functional Range 8 Thermal Resistance 9 Default State of Inputs 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5<br>5.1<br>5.1.1<br>5.1.2<br>5.1.3<br>5.1.4<br>5.1.5<br>5.1.6<br>5.1.7<br>5.1.8<br>5.2<br>5.2.1<br>5.2.2<br>5.2.3<br>5.2.4<br>5.2.5<br>5.2.6<br>5.2.7<br>5.2.8<br>5.2.9 | Description and Electrical Characteristics 10  MOSFET Driver 10  Driving MOSFET Output Stages 10  MOSFET Output Stages 10  Dead Time and Shoot Through Protection 11  Bootstrap Principle 11  100% D.C. charge pumps 12  Reverse polarity protection of motor bridge 12  Sleep mode 12  Electrical Characteristics 12  Protection and Diagnostic Functions 16  Short Circuit Protection 16  SCDL Pin Open Detection 16  Vs and VDH Over Voltage Warning 16  VS Under Voltage Shutdown 16  VREG Under Voltage Warning 17  Over Current Warning 17  Passive Gxx Clamping 17  ERR Pin 17  Electrical Characteristics 19 |
| 5.2.10<br>5.3<br>5.3.1                                                                                                                                                   | Shunt Signal Conditioning 21 Electrical Characteristics 21                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <b>6</b><br>6.1<br>6.2                                                                                                                                                   | <b>Application Information</b> 23<br>Layout Guide Lines 25<br>Further Application Information 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 7                                                                                                                                                                        | Package Outlines 26                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 8                                                                                                                                                                        | Revision History 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

Data Sheet 2 Rev 1.1, 2010-09-30



#### **TLE7182EM**

# H-Bridge and Dual Half Bridge Driver IC





### 1 Overview

#### **Features**

- Drives 4 N-Channel Power MOSFETs
- Separate control input for each MOSFET
- · Unlimited D.C. switch on time of Low and Highside MOSFETs
- 0 ...95% at 20kHz & 100% Duty cycle of High Side MOSFETs
- 0 ... 100 % Duty cycle of Low Side MOSFETs
- Additional output to drive a reverse polarity protection N-MOSFET
- Current sense OPAMP
- Low quiescent current mode
- Internal shoot through protection and minimum internal dead time option
- 1 bit diagnosis / ERR
- Over current warning based on current sense OPAMP with fixed warning level
- Analog adjustable Short Circuit Protection levels via SCDL pin with open pin detection and SCD deactivation
- · Over temperature warning
- · Over voltage warning
- · Under voltage warning and shutdown
- Green Product (RoHS compliant)
- · AEC Qualified

#### **Description**

The TLE7182EM is a H-bridge driver IC dedicated to control 4 N-channel MOSFETs typically forming the converter for a high current DC motor drives in the automotive sector. It incorporates several protection features such as over current and short circuit detection as well as under-, over voltage and over temperature diagnosis.

The TLE7182EM perfectly fits for driving 2 valves or solenoids too.

Typical applications are fans, pumps and electric power steering. The TLE7182EM is designed for a 12V power net.

Table 1 Product Summary

| Specified operating voltage             | $V_{SOP}$  | 7.0 V 34 V   |
|-----------------------------------------|------------|--------------|
| Junction temperature                    | $T_{j}$    | -40 °C 150°C |
| Maximum output source resistance        | $R_{Sou}$  | 13.5 Ω       |
| Maximum output sink resistance          | $R_{Sink}$ | 9 Ω          |
| maximum quiescent current <sup>1)</sup> | $I_{QVS}$  | 8 μΑ         |

<sup>1)</sup> typical value at T<sub>i</sub>=25°CC

| Туре      | Package    | Marking   |
|-----------|------------|-----------|
| TLE7182EM | PG-SSOP-24 | TLE7182EM |



PG-SSOP-24



**Block Diagram** 

# 2 Block Diagram



Figure 1 Block diagram TLE7182EM

Data Sheet 4 Rev 1.1, 2010-09-30

**Pin Configuration** 

# 3 Pin Configuration

# 3.1 Pin Assignment



Figure 2 Pin Configuration

# 3.2 Pin Definitions and Functions

| # of<br>Pins | Symbol | Function                                                                                                                                 |
|--------------|--------|------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | BH2    | Pin for + terminal of the bootstrap capacitor of phase 2                                                                                 |
| 2            | GH2    | Output pin for gate of high side MOSFET 2                                                                                                |
| 3            | SH2    | Pin for source connection of high side MOSFET 2                                                                                          |
| 4            | GL2    | Output pin for gate of low side MOSFET 2                                                                                                 |
| 5            | VDH    | Voltage input common drain high side for short circuit detection                                                                         |
| 6            | RPP    | charge pump output for reverse polarity protection of the motor bridge                                                                   |
| 7            | VS     | Pin for supply voltage                                                                                                                   |
| 8            | VREG   | Output of supply for driver output stage - connect to a capacitor                                                                        |
| 9            | ENA    | Input pin for reset of ERR registers, active switch off of external MOSFETs and low quiescent current mode, set HIGH to enable operation |
| 10           | ISN    | Input for OPAMP + terminal                                                                                                               |
| 11           | ISP    | Input for OPAMP - terminal                                                                                                               |
| 12           | ISO    | Output of OPAMP                                                                                                                          |
| 13           | ĪH2    | Input for high side switch 2 (active low)                                                                                                |
| 14           | IL2    | Input for low side switch 2 (active high)                                                                                                |
| 15           | ĪH1    | Input for high side switch 1 (active low)                                                                                                |
| 16           | IL1    | Input for low side switch 1 (active high)                                                                                                |

Data Sheet 5 Rev 1.1, 2010-09-30



# **Pin Configuration**

| # of<br>Pins | Symbol | Function                                                                       |
|--------------|--------|--------------------------------------------------------------------------------|
| 17           | ERR    | Push pull output stage                                                         |
| 18           | SCDL   | Input pin for adjustable Short Circuit Detection function and SCD deactivation |
| 19           | GND    | Ground pin                                                                     |
| 20           | SL     | Pin for common source of lowside MOSFETs                                       |
| 21           | GL1    | Output pin for gate of low side MOSFET 1                                       |
| 22           | SH1    | Pin for source connection of high side MOSFET 1                                |
| 23           | GH1    | Output pin for gate of high side MOSFET 1                                      |
| 24           | BH1    | Pin for + terminal of the bootstrap capacitor of phase 1                       |
| Tab          | Tab    | should be connected to GND                                                     |

**General Product Characteristics** 

# 4 General Product Characteristics

# 4.1 Absolute Maximum Ratings

## Absolute Maximum Ratings 1)

40 °C  $\leq T_i \leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                       | Symbol     | Lin       | nit Values | Unit | Conditions                                                         |  |
|---------|-------------------------------------------------|------------|-----------|------------|------|--------------------------------------------------------------------|--|
|         |                                                 |            | Min. Max. |            |      |                                                                    |  |
| Voltage | s                                               |            |           |            | 1    |                                                                    |  |
| 4.1.1   | Supply voltage at VS                            | $V_{VS}$   | -0.3      | 45         | V    | _                                                                  |  |
| 4.1.2   | Supply voltage at VS                            | $V_{VSRP}$ | -4.0      | 45         | V    | $R_{\rm VS} \ge 10\Omega$                                          |  |
| 4.1.3   | Voltage range at VDH                            | $V_{VDH}$  | -0.3      | 55         | V    | _                                                                  |  |
| 4.1.4   | Voltage range at RPP                            | $V_{RPP}$  | -0.3      | 55         | V    | _                                                                  |  |
| 4.1.5   | maximum current at RPP                          | $I_{RPP}$  | -25       | 25         | mA   | _                                                                  |  |
| 4.1.6   | Voltage range at ENA                            | $V_{ENA}$  | -0.3      | 45         | V    | _                                                                  |  |
| 4.1.7   | Voltage range at SCDL                           | $V_{SCDL}$ | -0.3      | 6          | V    | _                                                                  |  |
| 4.1.8   | Voltage range at IH1, IL1, IH2, IL2             | $V_{DPI}$  | -0.3      | 6          | V    | _                                                                  |  |
| 4.1.9   | Voltage range at ERR, ISO                       | $V_{DPO}$  | -0.3      | 6          | V    | _                                                                  |  |
| 4.1.10  | Voltage range at ISP, ISN                       | $V_{OPI}$  | -5.0      | 5.0        | V    | _                                                                  |  |
| 4.1.11  | Voltage range at VREG                           | $V_{VREG}$ | -0.3      | 15         | V    | _                                                                  |  |
| 4.1.12  | Voltage range at BHx                            | $V_{BH}$   | -0.3      | 55         | V    | _                                                                  |  |
| 4.1.13  | Voltage range at GHx                            | $V_{GH}$   | -0.3      | 55         | V    | _                                                                  |  |
| 4.1.14  | Voltage range at GHx                            | $V_{GHP}$  | -7.0      | 55         | V    | <i>t</i> <sub>P</sub> <1µs; <i>f</i> =50kHz                        |  |
| 4.1.15  | Voltage range at SHx                            | $V_{SH}$   | -2.0      | 45         | V    | _                                                                  |  |
| 4.1.16  | Voltage range at SHx                            | $V_{SHP}$  | -7.0      | 45         | V    | <i>t</i> <sub>P</sub> <1µs; <i>f</i> =50kHz                        |  |
| 4.1.17  | Voltage range at GLx                            | $V_{GL}$   | -0.3      | 18         | V    | _                                                                  |  |
| 4.1.18  | Voltage range at GLx                            | $V_{GLP}$  | -7.0      | 18         | V    | <i>t</i> <sub>P</sub> <0.5µs;<br><i>f</i> =50kHz                   |  |
| 4.1.19  | Voltage range at SL                             | $V_{SL}$   | -1.0      | 5.0        | V    | _                                                                  |  |
| 4.1.20  | Voltage range at SL                             | $V_{SLP}$  | -7.0      | 5.0        | V    | $t_{\rm P}$ <0.5 $\mu$ s;<br>f=50kHz;<br>$C_{\rm BS}$ $\geq$ 330nF |  |
| 4.1.21  | Voltage difference Gxx-Sxx                      | $V_{GS}$   | -0.3      | 15         | V    | _                                                                  |  |
| 4.1.22  | Voltage difference BHx-SHx                      | $V_{BS}$   | -0.3      | 15         | V    | _                                                                  |  |
| Temper  | atures                                          |            |           |            |      |                                                                    |  |
| 4.1.23  | Junction temperature                            | $T_{j}$    | -40       | 150        | °C   | _                                                                  |  |
| 4.1.24  | Storage temperature                             | $T_{stg}$  | -55       | 150        | °C   | _                                                                  |  |
| 4.1.25  | Lead soldering temperature (1/16" from body)    | $T_{sol}$  | -         | 260        | °C   | _                                                                  |  |
| 4.1.26  | Peak reflow soldering temperature <sup>2)</sup> | $T_{ref}$  | _         | 260        | °C   | _                                                                  |  |
| Power D | Dissipation                                     |            | •         |            | 1    |                                                                    |  |
| 4.1.27  | Power Dissipation (DC)                          | $P_{tot}$  | _         | 2          | W    | _                                                                  |  |
| ESD Su  | sceptibility                                    |            |           | <br>       |      | 1                                                                  |  |
| 4.1.28  | ESD Resistivity <sup>3)</sup>                   | $V_{ESD}$  | _         | 2          | kV   |                                                                    |  |

Data Sheet 7 Rev 1.1, 2010-09-30



#### **General Product Characteristics**

#### Absolute Maximum Ratings (cont'd)<sup>1)</sup>

40 °C  $\leq T_i \leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter | Symbol    | Limit Values |      | Unit | Conditions |
|--------|-----------|-----------|--------------|------|------|------------|
|        |           |           | Min.         | Max. |      |            |
| 4.1.29 | CDM       | $V_{CDM}$ | _            | 1    | kV   |            |

- 1) Not subject to production test, specified by design.
- 2) Reflow profile IPC/JEDEC J-STD-020C
- 3) ESD susceptibility HBM according to EIA/JESD 22-A 114B

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

## 4.2 Functional Range

| Pos.   | Parameter                                           | Symbol               | Lit  | mit Values | Unit | Conditions                                                                                    |  |
|--------|-----------------------------------------------------|----------------------|------|------------|------|-----------------------------------------------------------------------------------------------|--|
|        |                                                     |                      | Min. | Max.       |      |                                                                                               |  |
| 4.2.1  | Specified supply voltage range                      | $V_{\rm VS1}$        | 7.0  | 34         | V    | _                                                                                             |  |
| 4.2.2  | supply voltage range <sup>1)</sup>                  | $V_{ m VS2}$         | 5.5  | 45         | V    | V <sub>VS</sub> <7V reduced functionality                                                     |  |
| 4.2.3  | Quiescent current at VS                             | $I_{QVS1}$           | _    | 8          | μΑ   | $V_{\text{VS}}, V_{\text{VDH}} = 12\text{V};$<br>ENA=Low; $T_{\text{j}} = 25^{\circ}\text{C}$ |  |
| 4.2.4  | Quiescent current at VS                             | $I_{QVS2}$           | _    | 10         | μΑ   | $V_{\text{VS}}, V_{\text{VDH}} < 15\text{V};$<br>ENA=Low; $T_{j} \le 85^{\circ}\text{C}$      |  |
| 4.2.5  | Quiescent current at VDH                            | $I_{\rm QVDH1}$      | _    | 8          | μА   | $V_{VS}, V_{VDH}$ =12V;<br>ENA=Low; $T_j$ =25°C                                               |  |
| 4.2.6  | Quiescent current at VDH                            | $I_{\mathrm{QVDH2}}$ | _    | 10         | μА   | $V_{VS}, V_{VDH}$ <15V;<br>ENA=Low; $T_j$ ≤85°C                                               |  |
| 4.2.7  | Supply current at Vs (device enabled) <sup>2)</sup> | $I_{Vs(1)}$          | _    | 22         | mA   | no switching                                                                                  |  |
| 4.2.8  | Supply current at Vs (device enabled)               | $I_{Vs(2)}$          | _    | 45         | mA   | $4xQ_{GS}xf_{PWM} \le 20$ mA<br>; $V_{VS} = 7.034$ V                                          |  |
| 4.2.9  | D.C. switch on time of output stages                | $D_{DC}$             | _    | $\infty$   | s    | -                                                                                             |  |
| 4.2.10 | Duty cycle Highside output stage <sup>3)</sup>      | $D_{HS}$             | 0    | 95         | %    | $f_{\text{PWM}}$ =20kHz;<br>continuous<br>operation;<br>$C_{\text{BS}}$ ≥330nF                |  |
| 4.2.11 | Duty cycle Lowside output stage                     | $D_{LS}$             | 0    | 100        | %    | _                                                                                             |  |

<sup>1)</sup> operation above 34V limited by max. allowed power dissipation and max. ratings

The PWM frequency is limited by thermal constraints and the maximum duty cycle (minimum charging time of bootstrap capacitor).

Data Sheet 8 Rev 1.1, 2010-09-30

<sup>2)</sup> Current can be higher, if driver output stages are unsupplied

<sup>3)</sup> max. limit of D.C. will increase, if  $f_{\rm PWM}$  or external gate charge of the MOSFETs is reduced



**General Product Characteristics** 

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

| Pos.  | Parameter                         | Symbol     | Limit Values |      |      | Unit | Conditions |
|-------|-----------------------------------|------------|--------------|------|------|------|------------|
|       |                                   |            | Min.         | Тур. | Max. |      |            |
| 4.3.1 | Junction to Case <sup>1)</sup>    | $R_{thJC}$ | _            | _    | 5    | K/W  | _          |
| 4.3.2 | Junction to Ambient <sup>1)</sup> | $R_{thJA}$ | _            | 35   | _    | K/W  | 2)         |

<sup>1)</sup> Not subject to production test, specified by design.

## 4.4 Default State of Inputs

## Table 2 Default State of Inputs (if left open)

| Characteristic        | State | Remark                                         |
|-----------------------|-------|------------------------------------------------|
| Default state of IHx  | High  | High side MOSFETs off                          |
| Default state of ILx  | Low   | Low side MOSFETs off                           |
| Default state of ENA  | Low   | Output stages disabled device in sleep mode    |
| Default state of SCDL | OPEN  | Short circuit detection deactivation & warning |

Data Sheet 9 Rev 1.1, 2010-09-30

<sup>2)</sup> **Exposed Heatslug Package use this sentence**: Specified  $R_{\rm thJA}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.



**Description and Electrical Characteristics** 

# 5 Description and Electrical Characteristics

#### 5.1 MOSFET Driver

## 5.1.1 Driving MOSFET Output Stages

The TLE7182EM incorporates 2 high side and low side output stages for 4 external MOSFETs.

Unlike other H-Bridge drivers the TLE7182EM offers 4 independent control inputs to control the MOSFETs individually. However, the control inputs for the Highs Side MOSFETs IHx are inverted. Hence, the control inputs for High Side IHx and Low Side MOSFETs ILx of the same half bridge can be tight together to control one half bridge by one control signal. To avoid shoot through currents within the half bridges, a minimum dead time is provided by the TLE7182EM. Minimum dead time is only generated, if the short circuit detection is activated.

If the TLE7182EM drives a load in between the high side MOSFET and the low side MOSFET or the driver is used to drive 4 low side MOSFETs, the short circuit detection and the minimum dead time has to be deactivated by pulling the SCDL pin to 5V.

For more details about the dead time please see Chapter 5.1.3.

**Table 3** and **Table 4** show the differed states of the output stages subject to the input conditions for activated and deactivated shout through protection.

Table 3 Truth table (shoot through active)

| ENA | IL1 | IH1 | IL2 | IH2 | Lowside switch1 | Highside switch1 | Lowside switch2 | Highside switch2 |
|-----|-----|-----|-----|-----|-----------------|------------------|-----------------|------------------|
| 0   | Х   | Х   | Х   | х   | OFF             | OFF              | OFF             | OFF              |
| 1   | 0   | 1   | 0   | 1   | OFF             | OFF              | OFF             | OFF              |
| 1   | 0   | 0   | 0   | 0   | OFF             | ON               | OFF             | ON               |
| 1   | 1   | 1   | 0   | 0   | ON              | OFF              | OFF             | ON               |
| 1   | 0   | 0   | 1   | 1   | OFF             | ON               | ON              | OFF              |
| 1   | 1   | 1   | 1   | 1   | ON              | OFF              | ON              | OFF              |

Table 4 Truth table (shoot through inactive)

| ENA | IL1 | IH1 | IL2 | IH2 | Lowside switch1 | Highside switch1 | Lowside switch2 | Highside switch2 |
|-----|-----|-----|-----|-----|-----------------|------------------|-----------------|------------------|
| 0   | Х   | Х   | Х   | х   | OFF             | OFF              | OFF             | OFF              |
| 1   | 0   | 1   | 0   | 1   | OFF             | OFF              | OFF             | OFF              |
| 1   | 0   | 0   | 0   | 1   | OFF             | ON               | OFF             | OFF              |
| 1   | 1   | 0   | 0   | 1   | ON              | ON               | OFF             | OFF              |
| 1   | 0   | 1   | 0   | 0   | OFF             | OFF              | OFF             | ON               |
| 1   | 0   | 1   | 1   | 0   | OFF             | OFF              | ON              | ON               |

## 5.1.2 MOSFET Output Stages

The six push-pull MOSFET driver stages of the TLE7182EM are realized as separate floating blocks. This means that the output stage is follows the individual MOSFET source voltages and so ensuring stable MOSFET driving even in harsh electrical environment.

All 4 output stages have the same output power and thanks to the used bootstrap principle they can be switched all up to high frequencies.

Each output stage has its own short circuit detection block. For more details about short circuit detection see **Chapter 5.2.1**.

Data Sheet 10 Rev 1.1, 2010-09-30



#### **Description and Electrical Characteristics**



Figure 3 Block Diagram of Driver Stages including Short Circuit Detection

#### 5.1.3 Dead Time and Shoot Through Protection

In bridge applications it has to be assured that the external high side and low side MOSFETs are not "on" at the same time, connecting directly the battery voltage to GND.

In TLE7182EM a minimum dead time applied. It is fixed internally and can not be programmed.

If an exact dead time of the bridge is needed, the use of the µC PWM generation unit is recommended.

In addition to this dead time, the TLE7182EM provides a locking mechanism, avoiding that both external MOSFETs of one half bridge can be switched on at the same time. This functionality is called shoot through protection. If the command to switch on both high and low side switches in the same half bridge is given at the input pins, the command will be ignored. The outputs will stay in the situation like before the conflicting input.

The Shoot through protection and the dead time of the TLE7182EM will be deactivated, if a voltage of 5V is applied at pin SCDL. The deactivation of the shoot through protection is necessary to drive valves or solenoids which are designed in between the Lowside and Highside MOSFET of one half bridge or 4 separate low side MOSFETs.

For more detailed information how to drive valves or solenoid in between one half bridge please see Figure 7.

#### 5.1.4 Bootstrap Principle

The TLE7182EM provides a bootstrap based supply for its high side output stages.

The bootstrap capacitors are charged by switching on the external low side MOSFETs, connecting the bootstrap capacitor to GND. Under this condition the bootstrap capacitor will be charged from the VREG capacitor via the integrated bootstrap diode. If the low side MOSFET is switched off and the high side MOSFET is switched on, the bootstrap capacitor will float together with the SHx voltage to the supply voltage of the bridge. Under this condition the supply current of the high side output stage will discharge the bootstrap capacitor. This current is specified.

Data Sheet 11 Rev 1.1, 2010-09-30



#### **Description and Electrical Characteristics**

The size of the capacitor together with this current will determine how long the high side MOSFET can be kept on without recharging the bootstrap capacitor.

## **5.1.5 100%** D.C. charge pumps

100% D.C. charge pumps are implemented for each high side output stage. Therefore the high side output stages can be switch on for an unlimited time. These integrated charge pumps can handle leakage currents which will be caused by external MOSFETs and the TLE7182EM itself. They are not strong enough to drive a 99% duty cycle for a longer time. the charge pumps are running when the driver is not in sleep mode and assure that the bootstrap capacitors are charged as long as the user does not apply critical duty cycle for a longer time.

#### 5.1.6 Reverse polarity protection of motor bridge

The TLE7182EM provides an additional RPP pin to protect motor bridge for reverse polarity. This RPP pin can drive an additional external N-channel power MOSFET designed in between battery and the motor bridge. The RPP pin is internally supplied by the two integrated 100% D.C. charge pumps. They are especially designed to handle additional current which is needed to drive a the gate charge of the reverse polarity MOSFET. The guarantied output current of the charge pumps is specified.

#### 5.1.7 Sleep mode

If ENA pin is set to low, the ERR flag will be set to low and the output stages will be switched off.

After ENA pin is kept low for  $t_{LOM}$  the sleep mode of the Driver IC will be activated.

In Sleep mode the complete chip is deactivated. This means the internal supply structure of the TLE7182EM will be switched off. This mode is designed for lowest current consumption from the power net of the car. The passive clamping is active. For details see the description of passive clamping, see **Chapter 5.2.8**.

The TLE7182EM will wake up, if ENA is set to high. The ENA pin is 45V compatible, so ENA can be directly be connected to the ignition key signal KL15.

#### **5.1.8** Electrical Characteristics

#### **Electrical Characteristics MOSFET Drivers**

 $V_{\rm S}$  = 7.0 to 34V,  $T_{\rm j}$  = -40 to +150°C all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                            | Symbol      | Limit Values Unit |      | Conditions |    |                                     |  |
|--------|--------------------------------------|-------------|-------------------|------|------------|----|-------------------------------------|--|
|        |                                      |             | Min.              | Тур. | Max.       |    |                                     |  |
| Contro | l inputs                             | 1           |                   | "    |            |    | <u>'</u>                            |  |
| 5.1.1  | Low level input voltage of lxx       | $V_{I\_LL}$ | _                 | _    | 1.0        | V  | _                                   |  |
| 5.1.2  | High level input voltage of lxx      | $V_{I\_HL}$ | 2.0               | _    | _          | V  | _                                   |  |
| 5.1.3  | Input hysteresis of Ixx              | $d_{VI}$    | 100               | 200  | _          | mV | _                                   |  |
| 5.1.4  | ILx pull-down resistor to GND        | $R_{IL}$    | 320               | 540  | 770        | kΩ | $V_{\rm VS}$ =0V and VDH=0V or open |  |
| 5.1.5  | ILx pull-down resistor to GND        | $R_{IL}$    | 19                | 32   | 50         | kΩ | $V_{\rm VS}$ or VDH >5.0V           |  |
| 5.1.6  | IHx pull-up resistor to internal VDD | $R_{IH}$    | 30                | _    | 80         | kΩ | _                                   |  |
| 5.1.7  | Low level input voltage of ENA       | $V_{E\_LL}$ | -                 | _    | 0.75       | V  | _                                   |  |
| 5.1.8  | High level input voltage of ENA      | $V_{E\_HL}$ | 2.1               | _    | _          | V  | _                                   |  |
| 5.1.9  | Input hysteresis of ENA              | $d_{VE}$    | 50                | 200  | _          | mV | _                                   |  |
| 5.1.10 | ENA pull-down resistor to GND        | $R_{IL}$    | 70                | 125  | 200        | kΩ | _                                   |  |

Data Sheet 12 Rev 1.1, 2010-09-30



## **Description and Electrical Characteristics**

## **Electrical Characteristics MOSFET Drivers**

 $V_{\rm S}$  = 7.0 to 34V,  $T_{\rm j}$  = -40 to +150°C all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                             | Symbol            | L                          | imit Valu            | es   | Unit | Conditions                                                                                                                                                                       |  |
|--------|-------------------------------------------------------|-------------------|----------------------------|----------------------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        |                                                       |                   | Min.                       | Тур.                 | Max. |      |                                                                                                                                                                                  |  |
| MOSFE  | T driver output                                       |                   |                            | -                    |      | ·    |                                                                                                                                                                                  |  |
| 5.1.11 | Output source resistance                              | $R_{Sou}$         | 2                          | _                    | 13.5 | Ω    | $I_{Load}$ =-20mA                                                                                                                                                                |  |
| 5.1.12 | Output sink resistance                                | $R_{Sink}$        | 2                          | _                    | 9.0  | Ω    | $I_{Load}$ =20mA                                                                                                                                                                 |  |
| 5.1.13 | High level output voltage Gxx vs. Sxx                 | $V_{Gxx1}$        | _                          | 11                   | 15   | V    | $\begin{array}{c} \text{13.5V} \leq V_{\text{VS}} \leq \text{34V}; \\ I_{\text{Load}} = \text{0mA} \end{array}$                                                                  |  |
| 5.1.14 | High level output voltage Gxx vs. Sxx                 | $V_{Gxx2}$        | -                          | 11                   | 13.5 | V    | $\begin{array}{c} \text{13.5V} \leq V_{\text{VS}} \leq \text{34V}; \\ C_{\text{Load}} = \text{20nF}; \\ \text{D.C.} = \text{50\%}; \\ f_{\text{PWM}} = \text{20kHz} \end{array}$ |  |
| 5.1.15 | High level output voltage GHx vs. SHx <sup>1)</sup>   | $V_{GHx3}$        | _                          | V <sub>VS</sub> -1.5 | _    | V    | $7.0\mathrm{V}{<}V_{\mathrm{VS}}{<}13.5\mathrm{V};$ $C_{\mathrm{Load}}{=}20\mathrm{nF};$ D.C.=50%; $f_{\mathrm{PWM}}{=}20\mathrm{kHz}$                                           |  |
| 5.1.16 | High level output voltage GLx vs. GND <sup>1)</sup>   | $V_{GLx3}$        | _                          | V <sub>VS</sub> -0.5 | _    | V    | $7.0 { m V} < V_{ m VS} < 13.5 { m V};$ $C_{ m Load} = 20 { m nF};$ $f_{ m PWM} = 20 { m kHz} \ { m A}$ D.C.=50%; or D.C=100%                                                    |  |
| 5.1.17 | High level output voltage GHx vs. SHx <sup>1)2)</sup> | $V_{GHx4}$        | 5.0<br>+V <sub>diode</sub> | -                    | -    | V    | $V_{\rm VS}$ =7.0V; $C_{\rm Load}$ =20nF; D.C.=95%; $f_{\rm PWM}$ =20kHz; passive freewheeling                                                                                   |  |
| 5.1.18 | High level output voltage GHx vs. SHx <sup>1)</sup>   | V <sub>GHx5</sub> | 5.0                        | _                    | -    | V    | $V_{\rm VS}$ =7.0V;<br>$C_{\rm Load}$ =20nF;<br>D.C.=95%;<br>$f_{\rm PWM}$ =20kHz                                                                                                |  |
| 5.1.19 | High level output voltage GLx vs. SLx <sup>1)</sup>   | $V_{\rm GLx5}$    | 6.0                        | _                    | _    | V    | $V_{\rm VS}$ =7.0V;<br>$C_{\rm Load}$ =20nF;<br>D.C.=95%;<br>$f_{\rm PWM}$ =20kHz                                                                                                |  |
| 5.1.20 | High level output voltage GHx vs. SHx <sup>1)</sup>   | $V_{GHx5}$        | 10                         | _                    | _    | V    | $7.0 \\ V_{\text{VS}} \leq 13.5 \\ V_{\text{Load}} = 20 \\ \text{nF}; \\ \text{D.C.} = 100 \\ \%$                                                                                |  |
| 5.1.21 | High level output voltage GLx vs. SLx <sup>1)</sup>   | $V_{GLx5}$        | 6.5                        | _                    | _    | V    | $V_{\rm VS}$ =7.0V; $C_{\rm Load}$ =20nF; D.C.=100%                                                                                                                              |  |
| 5.1.22 | Rise time                                             | $t_{rise}$        | _                          | 250                  | _    | ns   | $C_{Load}$ =11nF;                                                                                                                                                                |  |
| 5.1.23 | Fall time                                             | $t_{fall}$        | -                          | 200                  | _    | ns   | $R_{\text{Load}}$ =1 $\Omega$ ;<br>$V_{\text{VS}}$ =7V;<br>20-80%                                                                                                                |  |

Data Sheet 13 Rev 1.1, 2010-09-30



# **Description and Electrical Characteristics**

## **Electrical Characteristics MOSFET Drivers**

 $V_{\rm S}$  = 7.0 to 34V,  $T_{\rm j}$  = -40 to +150°C all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                                                  | Symbol Limit Va |      |      | nit Values Unit |    | Conditions                                                                                              |  |
|---------|----------------------------------------------------------------------------|-----------------|------|------|-----------------|----|---------------------------------------------------------------------------------------------------------|--|
|         |                                                                            |                 | Min. | Тур. | Max.            |    |                                                                                                         |  |
| 5.1.24  | High level output voltage (in passive clamping) <sup>1)</sup>              | $V_{GxxUV}$     | _    | _    | 1.2             | V  | Sleep mode or VS_UVLO                                                                                   |  |
| 5.1.25  | Pull-down resistor at BHx to GND                                           | $R_{BHUVx}$     | _    | _    | 85              | kΩ | Sleep mode or VS_UVLO                                                                                   |  |
| 5.1.26  | Pull-down resistor at VREG to GND                                          | $R_{VRUV}$      | _    | _    | 30              | kΩ | Sleep mode or VS_UVLO                                                                                   |  |
| 5.1.27  | Bias current into BHx                                                      | $I_{BHx}$       | _    | _    | 150             | μA | $V_{\rm CBS}$ >5V; no switching                                                                         |  |
| 5.1.28  | Bias current out of SHx                                                    | $I_{SHx}$       | -    | 40   | _               | μА | $V_{\rm SHx} = V_{\rm SL};$ ENA=HIGH; affected highside output stage static on; $V_{\rm CBS} > 5 \rm V$ |  |
| 5.1.29  | Bias current out of SL                                                     | $I_{SL}$        | _    | _    | 1.4             | mA | $0 \le V_{\rm SHx} \le V_{\rm VS} + 1 \rm V;$ ENA=HIGH; no switching; $V_{\rm CBS} > 5 \rm V$           |  |
| Dead ti | me & input propagation delay time                                          | s               | T    |      |                 |    |                                                                                                         |  |
| 5.1.30  | Min. internal dead time                                                    | $t_{DT\_MIN}$   | 0.08 | 0.11 | 0.2             | μs | _                                                                                                       |  |
| 5.1.31  | Dead time deviation between channels                                       | $d_{tDT2}$      | -15  | _    | 15              | %  | _                                                                                                       |  |
| 5.1.32  | Dead time deviation between channels LSoff -> HS on                        | $d_{tDT2}$      | -12  | _    | 12              | %  | _                                                                                                       |  |
| 5.1.33  | Dead time deviation between channels HSoff -> LS on                        | $d_{tDT2}$      | -12  | _    | 12              | %  | -                                                                                                       |  |
| 5.1.34  | Input propagation time (low on)                                            | $t_{P(ILN)}$    | 0    | 100  | 200             | ns | $C_{Load}$ =10nF;                                                                                       |  |
| 5.1.35  | Input propagation time (low off)                                           | $t_{P(ILF)}$    | 0    | 100  | 200             | ns | $R_{Load}$ =1 $\Omega$                                                                                  |  |
| 5.1.36  | Input propagation time (high on)                                           | $t_{P(IHN)}$    | 0    | 100  | 200             | ns |                                                                                                         |  |
| 5.1.37  | Input propagation time (high off)                                          | $t_{P(IHF)}$    | 0    | 100  | 200             | ns |                                                                                                         |  |
| 5.1.38  | Absolute input propagation time difference between above propagation times | $t_{P(diff)}$   | -    | 50   | 100             | ns |                                                                                                         |  |
| VREG    |                                                                            | 1               | •    | 4    | 1               | +  | •                                                                                                       |  |
| 5.1.39  | VREG output voltage                                                        | $V_{VREG}$      | 11   | 12.5 | 14              | V  | $V_{ m VS}{\ge}13.5{ m V};$ $I_{ m Load}$ =-35mA                                                        |  |
| 5.1.40  | VREG over current limitation                                               | $I_{VREGOCL}$   | 100  | _    | 500             | mA | _3)                                                                                                     |  |
| 5.1.41  |                                                                            |                 | _    | -    | 0.5             | V  | $V_{ m VS}{\ge}7{ m V};$ $I_{ m Load}{=}-35{ m mA};$ Ron operation                                      |  |

Data Sheet 14 Rev 1.1, 2010-09-30



#### **Description and Electrical Characteristics**

#### **Electrical Characteristics MOSFET Drivers**

 $V_{\rm S}$  = 7.0 to 34V,  $T_{\rm j}$  = -40 to +150°C all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                                            | Symbol                |      | Limit Val | it Values Unit |          | Conditions                                                |  |
|---------|----------------------------------------------------------------------|-----------------------|------|-----------|----------------|----------|-----------------------------------------------------------|--|
|         |                                                                      |                       | Min. | Тур.      | Max.           |          |                                                           |  |
| 100% D  | D.C. charge pump                                                     |                       | -    | +         |                | <u> </u> |                                                           |  |
| 5.1.42  | Charge pump frequency <sup>1)</sup>                                  | $f_{\sf CP}$          | _    | 21        | _              | MHz      | _                                                         |  |
| Motor b | oridge reverse polarity protection o                                 | utput                 | 1    | - 1       |                | <u> </u> |                                                           |  |
| 5.1.43  | High level output voltage RPP vs. VS                                 | $V_{RPP1}$            | -    | 11        | 15             | V        | I <sub>Load</sub> =0μA                                    |  |
| 5.1.44  | High level output voltage RPP vs. VS                                 | $V_{RPP2}$            | -    | 11        | 12.5           | V        | $I_{Load} \ge -30 \muA$                                   |  |
| 5.1.45  | D.C. output current at RPP                                           | $I_{RPP1}$            | -    | -110      | -150           | μA       | $V_{\rm RPP} \ge 10 {\rm V};$ Lowside on                  |  |
| 5.1.46  | Rise time <sup>1)</sup>                                              | $t_{RPPrise}$         | _    | 1         | 2              | ms       | $C_{LOAD}$ =10nF                                          |  |
| 5.1.47  | Rise time <sup>1)</sup>                                              | $t_{RPPrise}$         | _    | 10        | 20             | μs       | $C_{LOAD}$ =100pF                                         |  |
| ENA an  | nd Low quiescent current mode                                        |                       |      |           |                |          |                                                           |  |
| 5.1.48  | ENA propagation time to output stages switched off                   | t <sub>PENA_H-L</sub> | -    | 2.0       | 3.0            | μs       | _                                                         |  |
| 5.1.49  | Low time of ENA signal without clearing error register               | $t_{RST0}$            | -    | -         | 1.2            | μs       | -                                                         |  |
| 5.1.50  | High time of ENA signal after ENA rising edge for error logic active | $t_{RST1}$            | 4    | 5.75      | 7              | μs       | _                                                         |  |
| 5.1.51  | go to sleep time                                                     | $t_{\sf sleep}$       | 310  | 415       | 540            | μs       | _                                                         |  |
| 5.1.52  | wake up time                                                         | $t_{ m wake}$         | -    | 50        | 100            | μs       | $C_{\mathrm{REG}}$ =2.2 $\mu$ F; $C_{\mathrm{BS}}$ =330nF |  |

<sup>1)</sup> Not subject to production test, specified by design.

Data Sheet 15 Rev 1.1, 2010-09-30

<sup>2)</sup>  $V_{\mathrm{diode}}$  is the bulk diode of the external low side MOSFET

<sup>3)</sup> normally no error flag; Error flag might by triggered by under voltage VREG caused by very high load current



## 5.2 Protection and Diagnostic Functions

#### 5.2.1 Short Circuit Protection

The TLE7182EM provides a short circuit protection for the external MOSFETs by monitoring the drain-source voltage of the external MOSFETs.

This monitoring of the short circuit detection for a certain external MOSFET is active as soon as the corresponding driver output stage is set to "on" and the dead time and the blanking time are expired.

The blanking time starts when the dead time has expired and assures that the switch on process of the MOSFET is not taken into account. It is recommended to keep the switching times of the MOSFETs below the blanking time.

The short circuit detection level is adjustable in an analog way by the voltage setting at the SCDL pin. There is a 1:1 translation between the voltage applied to the SCDL pin and the drain-source voltage limit. E.g. to trigger the SCD circuit at 1 V drain-source voltage, the SCDL pin must be set to 1 V. The drain-source voltage limit can be chosen between 0.2 ... 2 V.

If after the expiration of the blanking time the drain source voltage of the observed MOSFET is still higher then the SCDL level, the SCD filter time  $t_{\rm SCP}$  starts to run. A capacitor is charged with a current. If the capacitor voltage reaches a specific level (filter time  $t_{\rm SCP}$ ), the error signal is set and the IC goes into SCDL Error Mode. If the SCD condition is removed before the SC is detected, the capacitor is discharged with the same current. The discharging of the capacitor happens as well when the MOSFET is switched off. It has to be considered that the high side and the low side output of one phase are working with the same capacitor.

The Short Circuit protection of the TLE7182EM will be deactivated, if 5V is applied at pin SCDL.

#### 5.2.2 SCDL Pin Open Detection

An integrated structure at the SCDL pin assures that in case of an open pin the SCDL voltage is pulled to a medium voltage level. The external MOSFETs are actively switched off and an ERR flag is set. This error is self-clearing.

#### 5.2.3 Vs and VDH Over Voltage Warning

The TLE7182EM has an integrated over voltage warning to minimize risk of destruction of the IC at high supply voltages caused by violation of the maximum ratings. For the over voltage warning the voltage is observed at the pin VS and VDH. If the voltage level has reached, the fixed over voltage threshold  $V_{\text{OVW}}$  for the filter time  $t_{\text{OV}}$ , a warning at ERR pin is set and TLE7182EM will go in normal operation with warning.

The over voltage warning is self clearing. If the voltage at pin VS and VDH returns into the specified voltage range, the Error register will be cleared and TLE7182EM returns to normal operation mode.

It is the decision of the user, if and how to react on the over voltage warning.

### 5.2.4 VS Under Voltage Shutdown

The TLE7182EM has an integrated VS Under Voltage Shutdown, to assure that the behavior of the complete IC is predictable in all supply voltage ranges. As soon as the under voltage threshold  $V_{\rm UVVR}$  is reached for a specified filter time the TLE7181EM is in VS\_UVLO error mode. The error signal will be set and output stages, voltage regulator and charge pump will be switched off so the IC will go into sleep mode. An enable is necessary to restart the TLE7181EM.

#### 5.2.5 VREG Under Voltage Warning

The TLE7182EM has an integrated under voltage warning detection at VREG. If the supply voltage at VREG reaches the VREG under voltage threshold  $V_{\rm UVVR}$ , a warning at ERR pin is set and the TLE7182EM will go into VREG error mode. In case of VREG error mode all output stages will actively switched off to prevent low gate source voltages at the power MOSFETs causing high RDSon. If supply voltage at the VREG pin recovers; the error flag will be cleared and the TLE7182EM will return in normal operation mode.

Data Sheet 16 Rev 1.1, 2010-09-30



## 5.2.6 Over Temperature Warning

The TLE7182EM provides an integrated digital over temperature warning to minimize risk of destruction of the IC at high temperature. The temperature will be detected by a embedded sensor. During over temperature warning the ERR signal is set and the TLE7182EM is in normal operation mode with warning.

The over temperature warning is self clearing. So if temperature is below  $T_{j(PW)}$ - $dT_{j(OW)}$ , the warning will be cleared and TLE7182EM returns to normal operation mode.

It is the decision of the user to react on the over temperature warning.

# 5.2.7 Over Current Warning

The TLE7182EM offers an integrated over current detection. The output signal of the current sense OpAmp will be monitored. If the output signal reaches the specified voltage threshold  $V_{\rm OCTH}$  for a certain time, over current will be detected. After the comparator the filter time  $t_{\rm OC}$  is implemented to avoid false triggering caused by overswing of the current sense signal. The ERR pin will be set to low and the TLE7182EM will go into normal operation mode with warning.

The error signal disappears as soon as the current decreases below the over current threshold  $V_{\rm OCTH}$ . The error signal disappears as well when the current commutates from the low side MOSFET to the associated high side MOSFET and is no longer flowing over the shunt resistor.

It is the decision of the user to react on the over current signal by modifying input patterns.

### 5.2.8 Passive Gxx Clamping

If VS Under Voltage shutdown is detected or the device is in Sleep Mode, a passive clamping is active as long as the voltage at VS or VDH is higher than 3V. Even below 3V it is assured that the MOSFET driver stage will not switch on the MOSFET actively.

The passive clamping means that the BHx and the VREG pin are pulled to GND with specified pull down resistors. Together with the intrinsic diode of the push stage of the output stages which connect the gate output to BHx respectively VREG, this assures that the gate of the external MOSFETs are not floating undefined.

#### 5.2.9 ERR Pin

The TLE7182EM has a status pin to provide diagnostic feedback to the  $\mu$ C. The logical output of this pin is a push pull output stage with an integrated pull-down resistor to GND (see **Figure 4**).

#### Reset of error registers and Disable

The TLE7182EM can be reset by the enable pin ENA. If the ENA pin is pulled to low for a specified minimum time, the error registers are cleared. ERR output is still set to low. After the next rising edge at ENA pin ERR pin will be set to high and no error condition is applied.

Data Sheet 17 Rev 1.1, 2010-09-30





Figure 4 Structure of ERR output

Table 5 Overview of error condition

| ERR  | Driver conditions                  | Driver action                             | Restart                                              |
|------|------------------------------------|-------------------------------------------|------------------------------------------------------|
| High | no errors                          | Fully functional                          | _                                                    |
| Low  | Over temperature                   | Warning only                              | Self clearing                                        |
| Low  | Over voltage VS/VDH                | Warning only                              | Self clearing                                        |
| Low  | Over current OPAMP                 | Warning only                              | Self clearing                                        |
| Low  | Under voltage error VREG           | All MOSFETs actively switched off         | Self clearing                                        |
| Low  | Under voltage shutdown based on VS | MOSFET, charge pump,<br>Vreg switched off | Self clearing restart when enable high <sup>1)</sup> |
| Low  | SCDL open pin                      | All MOSFETs actively switched off         | Self clearing                                        |
| Low  | Short circuit detection            | All MOSFETs actively switched off         | Reset at ENA needed                                  |
| Low  | Go to sleep mode                   | All MOSFETs actively switched off         | immediate restart when ENA goes high                 |
| Low  | Wake up mode                       | start up                                  | _                                                    |

<sup>1)</sup> When SC detected, reset with ENA necessary

Table 6 Prioritization of Errors

| Priority | Errors and Warnings                                                                                                                   |
|----------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0        | Under voltage lockout at Vs (VS_UVLO)                                                                                                 |
| 1        | Short circuit detection error (SCD) SCDL pin open warning (SCDLPOD)                                                                   |
| 2        | Under voltage detection VREG (UV_VREG) Over voltage detection warning (OVD) Over temperature warning (OTD) Over current warning (OCD) |

Data Sheet 18 Rev 1.1, 2010-09-30



# 5.2.10 Electrical Characteristics

#### **Electrical Characteristics - Protection and diagnostic functions**

 $V_{\rm S}$  = 7.0 to 34V,  $T_{\rm j}$  = -40 to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                                                                               | Symbol                |      | Limit Val | ues  | Unit | Conditions                                   |  |
|---------|---------------------------------------------------------------------------------------------------------|-----------------------|------|-----------|------|------|----------------------------------------------|--|
|         |                                                                                                         |                       | Min. | Тур.      | Max. |      |                                              |  |
| Short c | ircuit protection                                                                                       |                       | •    |           |      |      |                                              |  |
| 5.2.1   | Short circuit protection detection level input range                                                    | $V_{SCDL}$            | 0.2  | _         | 2.0  | V    | programmed by SCDL pin                       |  |
| 5.2.2   | Short circuit protection detection accuracy                                                             | $A_{SCP1}$            | -50  | _         | +50  | %    | $0.2V \le V_{\text{SCDL}} \le 0.3$           |  |
| 5.2.3   | Short circuit protection detection accuracy                                                             | $A_{SCP2}$            | -30  | _         | +30  | %    | $0.3V \le V_{\text{SCDL}} \le 1.2$           |  |
| 5.2.4   | Short circuit protection detection accuracy                                                             | $A_{SCP3}$            | -10  | _         | +10  | %    | $1.2V \le V_{\text{SCDL}} \le 2.0$           |  |
| 5.2.5   | Filter time of short circuit protection                                                                 | $t_{SCP(off)}$        | 2.5  | 3.5       | 4.5  | μs   | _                                            |  |
| 5.2.6   | Filter time and blanking time of short circuit protection                                               | $t_{SCPBT}$           | 4    | 6         | 8    | μs   | _                                            |  |
| 5.2.7   | Internal pull-up resistor SCDL to 3V                                                                    | $R_{SCDL}$            | 180  | 300       | 475  | kΩ   | _                                            |  |
| 5.2.8   | SCDL open pin detection level                                                                           | $V_{SCPOP}$           | 2.1  | _         | 3.2  | V    | _                                            |  |
| 5.2.9   | Filter time of SCDL open pin detection                                                                  | t <sub>SCPOP</sub>    | 1.5  | 2.5       | 3.5  | μs   | _                                            |  |
| 5.2.10  | SCDL open pin detection level hysteresis <sup>1)</sup>                                                  | $V_{SCOPH}$           | _    | 0.3       | _    | V    | -                                            |  |
| 5.2.11  | Threshold voltage for deactivation of: - SC detection - dead-time generation - shoot-through protection | V <sub>SCPDIS</sub>   | 4.5  | _         | _    | V    | -                                            |  |
| 5.2.12  | Filter time of SCD deactivation                                                                         | $t_{\sf SCPDIS}$      | 1.0  | 2.0       | 3.1  | μs   | _                                            |  |
| Over- a | nd under voltage monitoring                                                                             |                       |      |           |      |      |                                              |  |
| 5.2.13  | Over voltage warning at Vs and/or VDH                                                                   | $V_{ovw}$             | 34.5 | 36.5      | 38.5 | V    | $V_{\rm VS}$ and/or $V_{\rm VDH}$ increasing |  |
| 5.2.14  | Over voltage warning hysteresis for Vs and/or VDH                                                       | $V_{OVWhys}$          | 2.1  | 3.1       | 4.1  | V    | _                                            |  |
| 5.2.15  | Over voltage warning filter time for Vs and/or VDH                                                      | $t_{\sf OV}$          | 13   | 19        | 25   | μs   | -                                            |  |
| 5.2.16  | Under voltage shutdown at Vs                                                                            | $V_{UVVR}$            | 4.5  | 5.0       | 5.5  | V    | $V_{\rm VS}$ decreasing                      |  |
| 5.2.17  | Under voltage shutdown filter time for VS <sup>1)</sup>                                                 | t <sub>UVLO</sub>     | _    | 20        | _    | μs   | _                                            |  |
| 5.2.18  | Under voltage warning at VREG                                                                           | $V_{UVVR}$            | 5.5  | 6.0       | 6.5  | V    | $V_{ m VS}$ decreasing                       |  |
| 5.2.19  | Under voltage diagnosis filter time for VREG                                                            | t <sub>UVVR</sub>     | 10   | _         | 30   | μs   | -                                            |  |
| 5.2.20  | Under voltage hysteresis at VREG                                                                        | $V_{\mathrm{UWRhys}}$ | _    | 0.5       | _    | V    |                                              |  |
|         |                                                                                                         |                       |      |           |      |      |                                              |  |

Data Sheet 19 Rev 1.1, 2010-09-30



# Electrical Characteristics - Protection and diagnostic functions (cont'd)

 $V_{\rm S}$  = 7.0 to 34V,  $T_{\rm j}$  = -40 to +150°C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                               | Symbol           | Limit Values |      |      | Unit | Conditions        |
|---------|-----------------------------------------|------------------|--------------|------|------|------|-------------------|
|         |                                         |                  | Min.         | Тур. | Max. |      |                   |
| Tempe   | rature monitoring                       |                  |              |      |      |      |                   |
| 5.2.21  | Over temperature warning                | $T_{j(PW)}$      | 160          | 170  | 180  | °C   | _                 |
| 5.2.22  | Hysteresis for over temperature warning | $dT_{\rm j(OW)}$ | 10           | _    | 20   | °C   | -                 |
| Over cu | urrent detection                        |                  |              | "    |      |      |                   |
| 5.2.23  | Over current detection level            | $V_{OCTH}$       | 4.5          | _    | 4.99 | V    | _                 |
| 5.2.24  | Filter time for over current detection  | $t_{\rm OC}$     | 2.3          | _    | 4.3  | μs   | _                 |
| ERR pi  | n <sup>2)</sup>                         |                  |              |      |      |      |                   |
| 5.2.25  | ERR output voltage                      | $V_{ERR}$        | 4.6          | _    | _    | V    | $V_{\rm VS}$ =7V; |
| 5.2.26  | Rise time ERR (20 - 80% of internal 5V) | $t_{f(ERR)}$     | _            | _    | 3    | μs   | $C_{LOAD}$ =1nF;  |
| 5.2.27  | Internal pull-down resistor ERR to GND  | $R_{f(ERR)}$     | 60           | 100  | 170  | kΩ   | _                 |

<sup>1)</sup> Not subject to production test, specified by design.

Data Sheet 20 Rev 1.1, 2010-09-30

<sup>2)</sup>  $\overline{\text{ERR}}$  pin and Reset & Enable functional between  $V_{\text{VS}}$ =6 ... 7V, but characteristics might be out of specified range



# 5.3 Shunt Signal Conditioning

The TLE7182EM incorporates a fast and precise operational amplifier for conditioning and amplification of the current sense shunt signal. The gain of the OpAmp is adjustable by external resistors within a range higher than 5. The usage of higher gains in the application might be limited by required settling time and band width.

It is recommended to apply a small offset to the OpAmp, to avoid operation in the lower rail at low currents.

The output of the OpAmp ISO is not short-circuit proof.



Figure 5 Shunt Signal Conditioning Block Diagram and Over Current Limitation

Over current warning see Chapter 5.2.7.

#### **5.3.1** Electrical Characteristics

#### **Electrical Characteristics - Current sense signal conditioning**

 $V_{\rm S}$  = 7.0 to 36V,  $T_{\rm j}$  = -40 to +150°C, gain = 5 to 75, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.  | Parameter                                                                | Symbol       |      | Limit Values |      |    | Conditions                                                          |  |
|-------|--------------------------------------------------------------------------|--------------|------|--------------|------|----|---------------------------------------------------------------------|--|
|       |                                                                          |              | Min. | Тур.         | Max. |    |                                                                     |  |
| 5.3.1 | Series resistors                                                         | $R_{S}$      | 100  | 500          | 1000 | Ω  | _                                                                   |  |
| 5.3.2 | Feedback resistor Limited by the output voltage dynamic range            | $R_{fb}$     | 2000 | 7500         | -    | Ω  | -                                                                   |  |
| 5.3.3 | Resistor ratio (gain ratio)                                              | $R_{fb/RS}$  | 5    | _            | _    | _  | _                                                                   |  |
| 5.3.4 | Steady state differential input voltage range across VIN                 | $V_{IN(ss)}$ | -400 | _            | 400  | mV | -                                                                   |  |
| 5.3.5 | Input differential voltage (ISP - ISN)                                   | $V_{IDR}$    | -800 | _            | 800  | mV | _                                                                   |  |
| 5.3.6 | Input voltage (Both Inputs - GND) (ISP - GND) or (ISN -GND)              | $V_{LL}$     | -800 | _            | 2000 | mV | _                                                                   |  |
| 5.3.7 | Input offset voltage of the I-DC link OpAmp, including temperature drift | $V_{IO}$     | _    | _            | +/-2 | mV | $R_{\rm S}$ =500 $\Omega$ ; $V_{\rm CM}$ =0V; $V_{\rm ISO}$ =1.65V; |  |
| 5.3.8 | Input bias current (ISN,ISP to GND)                                      | $I_{IB}$     | -300 | _            | _    | μA | $V_{\rm CM}$ =0V; $V_{\rm ISO}$ =open                               |  |
| 5.3.9 | Low level output voltage of ISO                                          | $V_{OL}$     | -0.1 | _            | 0.2  | V  | $I_{OH}$ =3mA                                                       |  |

Data Sheet 21 Rev 1.1, 2010-09-30



## Electrical Characteristics - Current sense signal conditioning (cont'd)

 $V_{\rm S}$  = 7.0 to 36V,  $T_{\rm j}$  = -40 to +150°C, gain = 5 to 75, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                                                                                                 | Symbol            |      | Limit Val      | ues  | Unit | Conditions                                                                                                            |
|--------|---------------------------------------------------------------------------------------------------------------------------|-------------------|------|----------------|------|------|-----------------------------------------------------------------------------------------------------------------------|
|        |                                                                                                                           |                   | Min. | Тур.           | Max. |      |                                                                                                                       |
| 5.3.10 | High level output voltage of ISO                                                                                          | $V_{OH}$          | 4.75 | _              | 5.2  | V    | I <sub>OH</sub> =-3mA                                                                                                 |
| 5.3.11 | Output short circuit current                                                                                              | $I_{SCOP}$        | 5    | _              | _    | mA   | _                                                                                                                     |
| 5.3.12 | Differential input resistance <sup>1)</sup>                                                                               | $R_{I}$           | 100  | _              | _    | kΩ   | _                                                                                                                     |
| 5.3.13 | Common mode input capacitance <sup>1)</sup>                                                                               | $C_{CM}$          | _    | _              | 10   | pF   | 10kHz                                                                                                                 |
| 5.3.14 | Common mode rejection ratio at DC CMRR = 20*Log((Vout_diff/Vin_diff) * (Vin_CM/Vout_CM))                                  | $C_{MRR}$         | 80   | 100            | _    | dB   | _                                                                                                                     |
| 5.3.15 | Common mode suppression <sup>2)</sup> with<br>CMS = 20*Log(Vout_CM/Vin_CM)<br>Freq =100kHz<br>Freq = 1MHz<br>Freq = 10MHz | $C_{MS}$          | _    | 62<br>43<br>23 | -    | dB   | $V_{\rm IN}$ =360mV*<br>sin(2*π*freq*t);<br>$R_{\rm s}$ =500Ω;<br>$R_{\rm fb}$ =7500Ω                                 |
| 5.3.16 | Slew rate                                                                                                                 | $d_{V/dt}$        | _    | 10             | -    | V/µs | Gain $\geq$ 5;<br>$R_L$ =1.0k $\Omega$ ;<br>$C_L$ =500pF                                                              |
| 5.3.17 | Large signal open loop voltage gain (DC)                                                                                  | $A_{OL}$          | 80   | 100            | _    | dB   | -                                                                                                                     |
| 5.3.18 | Unity gain bandwidth <sup>1)</sup>                                                                                        | $G_{BW}$          | 10   | 20             | _    | MHz  | $R_{\rm L}$ =1k $\Omega$ ; $C_{\rm L}$ =100pF                                                                         |
| 5.3.19 | Phase margin <sup>1)</sup>                                                                                                | $F_{M}$           | _    | 50             | _    | ٥    | Gain $\geq$ 5;<br>$R_{L}$ =1k $\Omega$ ; $C_{L}$ =100pF                                                               |
| 5.3.20 | Gain margin 1)                                                                                                            | $A_{M}$           | _    | 12             | _    | dB   | $R_L$ =1k $\Omega$ ; $C_L$ =100pF                                                                                     |
| 5.3.21 | Bandwidth                                                                                                                 | $B_{\mathrm{WG}}$ | 0.7  | 1.3            | -    | MHz  | Gain=15; $R_{\rm L}$ =1k $\Omega$ ; $C_{\rm L}$ =500pF; $R_{\rm s}$ =500 $\Omega$                                     |
| 5.3.22 | Output settle time to 98%                                                                                                 | t <sub>set1</sub> |      | 1              | 1.8  | μs   | Gain=15; $R_{\rm L}=1{\rm k}\Omega;$ $C_{\rm L}=500{\rm pF};$ $0.3{<}V_{\rm ISO}{<}4.8{\rm V};$ $R_{\rm s}=500\Omega$ |
| 5.3.23 | Output settle time to 98% <sup>1)</sup>                                                                                   |                   | _    | 4.6            | _    | μѕ   | Gain=75; $R_{\rm L}$ =1k $\Omega$ ; $C_{\rm L}$ =500pF; 0.3< $V_{\rm ISO}$ < 4.8V; $R_{\rm S}$ =500 $\Omega$          |

<sup>1)</sup> Not subjected to production test; specified by design

Data Sheet 22 Rev 1.1, 2010-09-30

<sup>2)</sup> Without considering any offsets such as input offset voltage, internal mismatch and assuming no tolerance error in external resistors.



**Application Information** 

# 6 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

This is the description how the IC is used in its environment...



Figure 6 Application Diagram 1: DC-Brush motor controlled by TLE7182EM

Data Sheet 23 Rev 1.1, 2010-09-30



**Application Information** 



Figure 7 Application Diagram 2: 2 inductive loads driven by TLE7182EM

Note: This are very simplified examples of an application circuit. The function must be verified in the real application.

Data Sheet 24 Rev 1.1, 2010-09-30



**Application Information** 

# 6.1 Layout Guide Lines

Please refer also to the simplified application example.

- Two separated bulk capacitors C<sub>B</sub> should be used one per half bridge
- Two separated ceramic capacitors C<sub>C</sub> should be used one per half bridge
- Each of the two bulk capacitors C<sub>B</sub> and each of the two ceramic capacitors C<sub>C</sub> should be assigned to one of the half bridges and should be placed very close to it
- The components within one half bridge should be placed close to each other: high side MOSFET, low side
  MOSFET, bulk capacitor C<sub>B</sub> and ceramic capacitor C<sub>C</sub> (C<sub>B</sub> and C<sub>C</sub> are in parallel) and the shunt resistor form
  a loop that should be as small and tight as possible. The traces should be short and wide
- The connection between the source of the high side MOSFET and the drain of the low side MOSFET should be as low inductive and as low resistive as possible.
- VDH is the sense pin used for short circuit detection; VDH should be routed (via Rvdh) to the common point
  of the drains of the high side MOSFETs to sense the voltage present on drain high side
- SL is the sense pin used for short circuit detection; SL should be routed o the common point of the source of the low side MOSFETs to sense the voltage present on source low side
- Additional R-C snubber circuits (R and C in series) can be placed to attenuate/suppress oscillations during switching of the MOSFETs, there may be one or two snubber circuits per half bridge, R (several Ohm) and C (several nF) must be low inductive in terms of routing and packaging (ceramic capacitors)
- if available the exposed pad on the backside of the package should be connected to GND

### 6.2 Further Application Information

For further information you may contact <a href="http://www.infineon.com/">http://www.infineon.com/</a>

Data Sheet 25 Rev 1.1, 2010-09-30



**Package Outlines** 

# 7 Package Outlines



Figure 8 PG-SSOP-24-4

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

# 8 Revision History

| Revision | Date       | Changes                                                           |
|----------|------------|-------------------------------------------------------------------|
| 1.1      | 2010-09-30 | Datasheet                                                         |
|          |            | Max rating of current at RPP pin increased                        |
| 1.0      | 2010-09-29 | Datasheet                                                         |
|          |            | Thermal resistance of package adjusted                            |
|          |            | Output rise time adjusted                                         |
|          |            | Pull up and pull down resistor values adapted                     |
|          |            | Dead time values centered                                         |
|          |            | Go to sleep time modified                                         |
|          |            | Filter time of short circuit detection adjusted                   |
|          |            | SCDL pin open detection description improved                      |
|          |            | Overview of error condition table improved                        |
|          |            | Filter time and blanking time of short circuit detection adjusted |
|          |            | SCDL open pin detection level added                               |
|          |            | Filter time of SCDL open pin detection adjusted                   |
|          |            | Over voltage warning at Vs and/or VDH centered                    |
|          |            | Over voltage warning hysteresis for Vs and/or VDH centered        |
|          |            | Over voltage warning filter time for Vs and/or VDH centered       |
|          |            | ERR output voltage added                                          |
|          |            | OpAmp bandwidth adjusted                                          |
| 0.8      | 2010-08-31 | Preliminary Datasheet                                             |
| 0.7      | 2009-11-19 | Target data sheet                                                 |
| 0.6      | 2008-30-10 | Target data sheet                                                 |

Data Sheet 27 Rev 1.1, 2010-09-30

Edition 2010-09-30

Published by Infineon Technologies AG 81726 Munich, Germany © 2010 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.